Jump to content

Advanced power analysis methodology targeted to the optimization of a digital pixel readout chip design and its critical serial powering system

Fast facts

  • Internal authorship

  • Further publishers

    S. Marconi, S. Orfanelli, T. Hemperek, J. Christiansen, P. Placidi

  • Publishment

    • 2017
  • Journal

    Journal of Instrumentation (02)

  • Subjects

    • General electrical engineering
  • Publication format

    Journal article (Article)

Content

A dedicated power analysis methodology, based on modern digital design tools and integrated with the VEPIX53 simulation framework developed within RD53 collaboration, is being used to guide vital choices for the design and optimization of the next generation ATLAS and CMS pixel chips and their critical serial powering circuit (shunt-LDO). Power consumption is studied at different stages of the design flow under different operating conditions. Significant effort is put into extensive investigations of dynamic power variations in relation with the decoupling seen by the powering network. Shunt-LDO simulations are also reported to prove the reliability at the system level.

Notes and references

This site uses cookies to ensure the functionality of the website and to collect statistical data. You can object to the statistical collection via the data protection settings (opt-out).

Settings(Opens in a new tab)